The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Mar. 22, 2005

Filed:

Apr. 30, 2003
Applicants:

Jung-cheun Lien, San Jose, CA (US);

Sheng Feng, Cupertino, CA (US);

Eddy C. Huang, San Jose, CA (US);

Chung-yuan Sun, San Jose, CA (US);

Tong Liu, San Jose, CA (US);

Naihui Liao, Taipei, TW;

Inventors:

Jung-Cheun Lien, San Jose, CA (US);

Sheng Feng, Cupertino, CA (US);

Eddy C. Huang, San Jose, CA (US);

Chung-Yuan Sun, San Jose, CA (US);

Tong Liu, San Jose, CA (US);

Naihui Liao, Taipei, TW;

Assignee:

Actel Corporation, Mountain View, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H03K019/177 ;
U.S. Cl.
CPC ...
Abstract

An apparatus includes a field-programmable gate array (FPGA). The FPGA includes a first FPGA tile, and the first FPGA tile includes a plurality of functional groups (FGs), a regular routing structure, and a plurality of interface groups (IGs). The plurality of FGs are arranged in rows and columns with each of the FGs being configured to receive regular input signals, perform a logic operation, and generate regular output signals. The regular routing structure is coupled to the FGs and configured to receive the regular output signals, route signals within the first FPGA tile, and provide the regular input signals to the FGs. The routability of the regular routing structure is maximized by depositing switches according to designators. This novel designation method provides the same routability with approximately half the switches. Thus, further reduction in routing area is achieved. The plurality of IGs surround the plurality of FGs such that one IG is positioned at each end of each row and column. Each of the IGs is coupled to the regular routing structure and configured to transfer signals from the regular routing structure to outside of the first FPGA tile.


Find Patent Forward Citations

Loading…