The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jul. 09, 2002

Filed:

Oct. 18, 2001
Applicant:
Inventors:

Elgin Quek, Singapore, SG;

Ravi Sundaresan, San Jose, CA (US);

Yang Pan, Singapore, SG;

James Yong Meng Lee, Singapore, SG;

Ying Keung Leung, Aberdeen, HK;

Yelehanka Ramachandramurthy Pradeep, Singapore, SG;

Jia Zhen Zheng, Singapore, SG;

Lap Chan, SF, CA (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 2/1336 ; H01L 2/131 ; H01L 2/1469 ; H01L 2/976 ; H01L 2/994 ;
U.S. Cl.
CPC ...
H01L 2/1336 ; H01L 2/131 ; H01L 2/1469 ; H01L 2/976 ; H01L 2/994 ;
Abstract

A method for forming a transistor having low overlap capacitance by forming a microtrench at the gate edge to reduce effective dielectric constant is described. A gate electrode is provided overlying a gate dielectric layer on a substrate and having a hard mask layer thereover. An oxide layer is formed overlying the substrate. First spacers are formed on sidewalls of the gate electrode and overlying the oxide layer. Source/drain extensions are implanted. Second spacers are formed on the first spacers. Source/drain regions are implanted. A dielectric layer is deposited overlying the gate electrode and the oxide layer and planarized to the hard mask layer whereby the first and second spacers are exposed. The exposed second spacers and underlying oxide layer are removed. The exposed substrate underlying the second spacers is etched into to form a microtrench undercutting the gate oxide layer at an edge of the gate electrode. The microtrench is filled with an epitaxial oxide layer and planarized to the hard mask layer. The dielectric layer is patterned to form third spacers on the epitaxial oxide layer. The microtrench reduces the effective dielectric constant at the overlap between the gate and the source/drain extensions to complete formation of a transistor having low overlap capacitance.


Find Patent Forward Citations

Loading…