The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Dec. 06, 1994

Filed:

Oct. 19, 1992
Applicant:
Inventors:

Brian S Beaman, Hyde Park, NY (US);

Fuad E Doany, Katonah, NY (US);

Keith E Fogel, Bardonia, NY (US);

James L Hedrick, Jr, Oakland, CA (US);

Paul A Lauro, Nanuet, NY (US);

Maurice H Norcott, Valley Cottage, NY (US);

John J Ritsko, Mt. Kisco, NY (US);

Leathen Shi, Yorktown Heights, NY (US);

Da-Yuan Shih, Poughkeepsie, NY (US);

George F Walker, New York, NY (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H05K / ;
U.S. Cl.
CPC ...
361744 ; 361761 ; 361792 ; 361810 ; 174 163 ; 174261 ; 439 68 ;
Abstract

The present invention is directed to a structure for packaging electronic devices, such as semiconductor chips, in a three dimensional structure which permits electrical signals to propagate both horizontally and vertically. The structure is formed from a plurality of assemblies. Each assembly is formed from a substrate having disposed on at least one surface a plurality of electronic devices. Each assembly is disposed in a stack of adjacent assemblies. Between adjacent assemblies there is an electrical interconnection electrically interconnecting each assembly. The electrical interconnection formed from an elastomeric interposer having a plurality of apertures extending therethrough. The array of apertures corresponds to the array of electronic devices on the substrates. The aperture and electrical interconnection is disposed over the array of electronic devices so that the electrical interconnection between adjacent electronic devices. The stack of assemblies is compressed thereby compressing the electrical interconnection between adjacent assemblies. Methods for fabricating the electrical interconnection as a stand alone elastomeric sheet are described.

Published as:
EP0593966A1; JPH06204399A; US5371654A; US5531022A; JP2514305B2; US5635846A; US5821763A; EP0593966B1; DE69322832D1; DE69322832T2; US6300780B1; US6334247B1; US2002014004A1; US2007271781A9; US2008106291A1; US2008121879A1; US2009128176A1; US7538565B1;

Find Patent Forward Citations

Loading…