The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jul. 01, 2025

Filed:

Sep. 07, 2022
Applicant:

Western Digital Technologies, Inc., San Jose, CA (US);

Inventors:

Yuanyuan Wu, Shanghai, CN;

Xiaochen Zhu, Milpitas, CA (US);

Lito De La Rama, San Jose, CA (US);

Suanbin Loh, San Jose, CA (US);

Heguang Li, Newark, CA (US);

Assignee:

Sandisk Technologies, Inc., Milpitas, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G11C 16/16 (2006.01); G11C 11/56 (2006.01); G11C 16/24 (2006.01); G11C 16/34 (2006.01); G11C 29/08 (2006.01); G11C 29/50 (2006.01);
U.S. Cl.
CPC ...
G11C 16/16 (2013.01); G11C 11/5635 (2013.01); G11C 16/24 (2013.01); G11C 16/3445 (2013.01); G11C 29/08 (2013.01); G11C 29/50 (2013.01); G11C 2029/5006 (2013.01); G11C 2211/5648 (2013.01);
Abstract

Technology is disclosed herein for early erase termination as a counter-measure for erase disturb. Multiple erase blocks of NAND memory cells are erased in parallel during an erase procedure. Erasing multiple erase blocks in parallel can place considerable strain on the circuitry that generates the erase voltage. If there is significant leakage current in one of the erase blocks the magnitude of the erase voltage for all of the erase blocks may drop. The erase blocks are tested sequentially for leakage current during the first erase loop while the erase voltage is applied to only the erase block under test. If any erase block fails the leakage current test that erase block is removed from the erase procedure. One or more additional erase loops are then performed with only those erase blocks that passed the leakage current test simultaneously receiving an erase voltage, thereby preventing erase disturb with early termination.


Find Patent Forward Citations

Loading…