The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Feb. 18, 2025

Filed:

Nov. 30, 2023
Applicant:

Taiwan Semiconductor Manufacturing Company, Ltd., Hsinchu, TW;

Inventors:

Kuei-Yu Kao, Hsinchu, TW;

Chen-Yui Yang, Hsinchu, TW;

Hsien-Chung Huang, Hsinchu, TW;

Chao-Cheng Chen, Hsinchu, TW;

Shih-Yao Lin, New Taipei, TW;

Chih-Chung Chiu, Hsinchu, TW;

Chih-Han Lin, Hsinchu, TW;

Chen-Ping Chen, Toucheng Township, TW;

Ke-Chia Tseng, Hsinchu, TW;

Ming-Ching Chang, Hsinchu, TW;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/8234 (2006.01); H01L 29/423 (2006.01); H01L 29/66 (2006.01); H01L 29/786 (2006.01);
U.S. Cl.
CPC ...
H01L 21/823468 (2013.01); H01L 21/823412 (2013.01); H01L 21/823431 (2013.01); H01L 21/823462 (2013.01); H01L 29/42392 (2013.01); H01L 29/66545 (2013.01); H01L 29/6656 (2013.01); H01L 29/66742 (2013.01); H01L 29/66795 (2013.01); H01L 29/78696 (2013.01);
Abstract

A semiconductor device includes a plurality of channel layers vertically separated from one another. The semiconductor device also includes an active gate structure comprising a lower portion and an upper portion. The lower portion wraps around each of the plurality of channel layers. The semiconductor device further includes a gate spacer extending along a sidewall of the upper portion of the active gate structure. The gate spacer has a bottom surface. Moreover, a dummy gate dielectric layer is disposed between the gate spacer and a topmost channel layer of plurality of channel layers. The dummy gate dielectric layer is in contact with a top surface of the topmost channel layer, the bottom surface of the gate spacer, and the sidewall of the gate structure.


Find Patent Forward Citations

Loading…