The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Apr. 09, 2024

Filed:

Feb. 25, 2022
Applicant:

Adeia Semiconductor Bonding Technologies Inc., San Jose, CA (US);

Inventors:

Cyprian Emeka Uzoh, San Jose, CA (US);

Rajesh Katkar, Milpitas, CA (US);

Thomas Workman, San Jose, CA (US);

Guilian Gao, San Jose, CA (US);

Gaius Gillman Fountain, Jr., Youngsville, NC (US);

Laura Wills Mirkarimi, Sunol, CA (US);

Belgacem Haba, Saratoga, CA (US);

Gabriel Z. Guevara, San Jose, CA (US);

Joy Watanabe, Campbell, CA (US);

Assignee:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 25/065 (2023.01); H01L 21/56 (2006.01); H01L 23/00 (2006.01); H01L 23/31 (2006.01);
U.S. Cl.
CPC ...
H01L 25/0657 (2013.01); H01L 21/561 (2013.01); H01L 23/3121 (2013.01); H01L 24/97 (2013.01); H01L 2224/0401 (2013.01); H01L 2924/3511 (2013.01); H01L 2924/35121 (2013.01);
Abstract

Direct bonded stack structures for increased reliability and improved yields in microelectronics are provided. Structural features and stack configurations are provided for memory modules and 3DICs to reduce defects in vertically stacked dies. Example processes alleviate warpage stresses between a thicker top die and direct bonded dies beneath it, for example. An etched surface on the top die may relieve warpage stresses. An example stack may include a compliant layer between dies. Another stack configuration replaces the top die with a layer of molding material to circumvent warpage stresses. An array of cavities on a bonding surface can alleviate stress forces. One or more stress balancing layers may also be created on a side of the top die or between other dies to alleviate or counter warpage. Rounding of edges can prevent stresses and pressure forces from being destructively transmitted through die and substrate layers. These measures may be applied together or in combinations in a single package.


Find Patent Forward Citations

Loading…