The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Nov. 21, 2023

Filed:

Nov. 25, 2020
Applicant:

Adeia Semiconductor Inc., San Jose, CA (US);

Inventors:

Javier A. DeLaCruz, San Jose, CA (US);

Steven L. Teig, Menlo Park, CA (US);

Ilyas Mohammed, San Jose, CA (US);

Assignee:

Xcelsis Corporation, San Jose, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 25/065 (2006.01); H01L 23/00 (2006.01); H01L 23/528 (2006.01); H01L 21/822 (2006.01); H01L 25/00 (2006.01); H01L 23/498 (2006.01); H01L 23/60 (2006.01); H01L 23/522 (2006.01); H01L 27/06 (2006.01); H01L 23/50 (2006.01);
U.S. Cl.
CPC ...
H01L 25/0657 (2013.01); H01L 21/8221 (2013.01); H01L 23/49827 (2013.01); H01L 23/528 (2013.01); H01L 23/5225 (2013.01); H01L 23/5286 (2013.01); H01L 23/60 (2013.01); H01L 24/32 (2013.01); H01L 25/50 (2013.01); H01L 27/0688 (2013.01); H01L 23/50 (2013.01); H01L 24/06 (2013.01); H01L 24/08 (2013.01); H01L 24/80 (2013.01); H01L 2224/05571 (2013.01); H01L 2224/08147 (2013.01); H01L 2224/09181 (2013.01); H01L 2224/80895 (2013.01); H01L 2224/80896 (2013.01);
Abstract

Some embodiments of the invention provide a three-dimensional (3D) circuit that is formed by stacking two or more integrated circuit (IC) dies to at least partially overlap and to share one or more interconnect layers that distribute power, clock and/or data-bus signals. The shared interconnect layers include interconnect segments that carry power, clock and/or data-bus signals. In some embodiments, the shared interconnect layers are higher level interconnect layers (e.g., the top interconnect layer of each IC die). In some embodiments, the stacked IC dies of the 3D circuit include first and second IC dies. The first die includes a first semiconductor substrate and a first set of interconnect layers defined above the first semiconductor substrate. Similarly, the second IC die includes a second semiconductor substrate and a second set of interconnect layers defined above the second semiconductor substrate. As further described below, the first and second dies in some embodiments are placed in a face-to-face arrangement (e.g., a vertically stacked arrangement) that has the first and second set of interconnect layers facing each other. In some embodiments, a subset of one or more interconnect layers of the second set interconnect layers of the second die has interconnect wiring that carries power, clock and/or data-bus signals that are supplied to the first IC die.


Find Patent Forward Citations

Loading…