The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Nov. 15, 2022

Filed:

Oct. 15, 2018
Applicant:

Intel Corporation, Santa Clara, CA (US);

Inventors:

Amrita Mathuriya, Portland, OR (US);

Sasikanth Manipatruni, Portland, OR (US);

Victor Lee, Santa Clara, CA (US);

Huseyin Sumbul, Portland, OR (US);

Gregory Chen, Portland, CA (US);

Raghavan Kumar, Hillsboro, OR (US);

Phil Knag, Hillsboro, OR (US);

Ram Krishnamurthy, Portland, OR (US);

Ian Young, Portland, OR (US);

Abhishek Sharma, Hillsboro, OR (US);

Assignee:

Intel Corporation, Santa Clara, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H03M 1/00 (2006.01); H03M 1/12 (2006.01); G06N 3/063 (2006.01); G06N 3/04 (2006.01); G06N 3/08 (2006.01);
U.S. Cl.
CPC ...
H03M 1/12 (2013.01); G06N 3/0445 (2013.01); G06N 3/0481 (2013.01); G06N 3/063 (2013.01); G06N 3/0635 (2013.01); G06N 3/08 (2013.01);
Abstract

Embodiments are directed to systems and methods of implementing an analog neural network using a pipelined SRAM architecture ('PISA') circuitry disposed in on-chip processor memory circuitry. The on-chip processor memory circuitry may include processor last level cache (LLC) circuitry. One or more physical parameters, such as a stored charge or voltage, may be used to permit the generation of an in-memory analog output using a SRAM array. The generation of an in-memory analog output using only word-line and bit-line capabilities beneficially increases the computational density of the PISA circuit without increasing power requirements. Thus, the systems and methods described herein beneficially leverage the existing capabilities of on-chip SRAM processor memory circuitry to perform a relatively large number of analog vector/tensor calculations associated with execution of a neural network, such as a recurrent neural network, without burdening the processor circuitry and without significant impact to the processor power requirements.


Find Patent Forward Citations

Loading…