The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 18, 2022

Filed:

Mar. 15, 2021
Applicant:

Acorn Semi, Llc, Palo Alto, CA (US);

Inventors:

Paul A. Clifton, Redwood City, CA (US);

R. Stockton Gaines, Pacific Palisades, CA (US);

Assignee:

Acorn Semi, LLC, Palo Alto, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 29/78 (2006.01); H01L 29/10 (2006.01); H01L 21/8234 (2006.01); H01L 21/02 (2006.01); H01L 21/762 (2006.01); H01L 21/84 (2006.01); H01L 27/12 (2006.01); H01L 29/66 (2006.01); H01L 29/06 (2006.01); H01L 29/161 (2006.01); H01L 29/165 (2006.01); H01L 29/786 (2006.01); H01L 21/8238 (2006.01);
U.S. Cl.
CPC ...
H01L 29/7849 (2013.01); H01L 21/0245 (2013.01); H01L 21/02532 (2013.01); H01L 21/7624 (2013.01); H01L 21/76251 (2013.01); H01L 21/76254 (2013.01); H01L 21/76283 (2013.01); H01L 21/823412 (2013.01); H01L 21/84 (2013.01); H01L 27/1203 (2013.01); H01L 29/0649 (2013.01); H01L 29/105 (2013.01); H01L 29/1054 (2013.01); H01L 29/161 (2013.01); H01L 29/165 (2013.01); H01L 29/66477 (2013.01); H01L 29/66568 (2013.01); H01L 29/66742 (2013.01); H01L 29/7838 (2013.01); H01L 29/7846 (2013.01); H01L 29/78603 (2013.01); H01L 21/823807 (2013.01);
Abstract

An SOI wafer contains a compressively stressed buried insulator structure. In one example, the stressed buried insulator (BOX) may be formed on a host wafer by forming silicon oxide, silicon nitride and silicon oxide layers so that the silicon nitride layer is compressively stressed. Wafer bonding provides the surface silicon layer over the stressed insulator layer. Preferred implementations of the invention form MOS transistors by etching isolation trenches into a preferred SOI substrate having a stressed BOX structure to define transistor active areas on the surface of the SOI substrate. Most preferably the trenches are formed deep enough to penetrate through the stressed BOX structure and some distance into the underlying silicon portion of the substrate. The overlying silicon active regions will have tensile stress induced due to elastic edge relaxation.


Find Patent Forward Citations

Loading…