The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 06, 2022

Filed:

Feb. 22, 2021
Applicant:

Cadence Design Systems, Inc., San Jose, CA (US);

Inventors:

Arvind Chokhani, Murphy, TX (US);

Joseph Michael Swenton, Owego, NY (US);

Santosh Subhaschandra Malagi, Endicott, NY (US);

Assignee:

CADENCE DESIGN SYSTEMS, INC., San Jose, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G01R 31/3183 (2006.01); G01R 31/3181 (2006.01); G06F 30/31 (2020.01); G06F 30/33 (2020.01);
U.S. Cl.
CPC ...
G01R 31/318307 (2013.01); G01R 31/31813 (2013.01); G01R 31/31835 (2013.01); G01R 31/318357 (2013.01); G06F 30/31 (2020.01); G06F 30/33 (2020.01);
Abstract

A fault rules engine generates a plurality of fault rules files, each of the fault rules files is associated with a respective cell type of a plurality of cell types in an integrated circuit (IC) design. Each fault rules file includes data quantifying a nominal delay for a given two-cycle test pattern and data quantifying a delta delay for the given two-cycle test pattern corresponding to a given candidate defect of a plurality of candidate defects of a given cell type of the plurality of cell types in the IC design. An IC test engine extracts an input to output propagation delay for each cell instance from a standard delay format (SDF) file for the IC design and generates cell-aware test patterns for each cell instance of each cell type in the IC design based on the plurality of fault rules files and the extracted input to output propagation delays.


Find Patent Forward Citations

Loading…