The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 07, 2021

Filed:

Sep. 08, 2020
Applicant:

Intel Corporation, Santa Clara, CA (US);

Inventors:

Sansaptak Dasgupta, Hillsboro, OR (US);

Han Wui Then, Portland, OR (US);

Marko Radosavljevic, Portland, OR (US);

Sanaz K. Gardner, Portland, OR (US);

Seung Hoon Sung, Portland, OR (US);

Assignee:

Intel Corporation, Santa Clara, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 29/78 (2006.01); H01L 29/778 (2006.01); H01L 29/51 (2006.01); H01L 29/20 (2006.01); H01L 29/205 (2006.01); H01L 29/66 (2006.01); H01L 29/49 (2006.01); H01L 29/43 (2006.01); H01L 29/08 (2006.01); H01L 29/06 (2006.01); H01L 29/423 (2006.01);
U.S. Cl.
CPC ...
H01L 29/7787 (2013.01); H01L 29/2003 (2013.01); H01L 29/205 (2013.01); H01L 29/513 (2013.01); H01L 29/517 (2013.01); H01L 29/66462 (2013.01); H01L 29/7786 (2013.01); H01L 29/0649 (2013.01); H01L 29/0847 (2013.01); H01L 29/4236 (2013.01); H01L 29/432 (2013.01); H01L 29/4966 (2013.01);
Abstract

A gate stack structure is disclosed for inhibiting charge leakage in III-V transistor devices. The techniques are particularly well-suited for use in enhancement-mode MOSHEMTs but can also be used in other transistor designs susceptible to charge spillover and unintended channel formation in the gate stack. In an example embodiment, the techniques are realized in a transistor having a III-N gate stack over a gallium nitride (GaN) channel layer. The gate stack is configured with a relatively thick barrier structure and wide bandgap III-N materials to prevent or otherwise reduce channel charge spillover resulting from tunneling or thermionic processes at high gate voltages. The barrier structure is configured to manage lattice mismatch conditions, so as to provide a robust high-performance transistor design. In some cases, the gate stack is used in conjunction with an access region polarization layer to induce two-dimensional electron gas (2DEG) in the channel layer.


Find Patent Forward Citations

Loading…