The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 17, 2021

Filed:

May. 18, 2020
Applicant:

Intel Corporation, Santa Clara, CA (US);

Inventors:

Prashant Majhi, San Jose, CA (US);

Glenn A. Glass, Portland, OR (US);

Anand S. Murthy, Portland, OR (US);

Tahir Ghani, Portland, OR (US);

Aravind S. Killampalli, Beaverton, OR (US);

Mark R. Brazier, Lake Oswego, OR (US);

Jaya P. Gupta, Hillsboro, OR (US);

Assignee:

Intel Corporation, Santa Clara, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 29/10 (2006.01); H01L 29/775 (2006.01); H01L 21/30 (2006.01); H01L 29/78 (2006.01); H01L 29/423 (2006.01); H01L 29/786 (2006.01); H01L 27/092 (2006.01); H01L 29/06 (2006.01); H01L 21/8238 (2006.01);
U.S. Cl.
CPC ...
H01L 29/1054 (2013.01); H01L 21/3003 (2013.01); H01L 27/0924 (2013.01); H01L 29/0649 (2013.01); H01L 29/42392 (2013.01); H01L 29/775 (2013.01); H01L 29/785 (2013.01); H01L 29/7827 (2013.01); H01L 29/78696 (2013.01); H01L 21/823807 (2013.01); H01L 21/823821 (2013.01); H01L 29/0673 (2013.01);
Abstract

Techniques are disclosed for deuterium-based passivation of non-planar transistor interfaces. In some cases, the techniques can include annealing an integrated circuit structure including the transistor in a range of temperatures, pressures, and times in an atmosphere that includes deuterium. In some instances, the anneal process may be performed at pressures of up to 50 atmospheres to increase the amount of deuterium that penetrates the integrated circuit structure and reaches the interfaces to be passivated. Interfaces to be passivated may include, for example, an interface between the transistor conductive channel and bordering transistor gate dielectric and/or an interface between sub-channel semiconductor and bordering shallow trench isolation oxides. Such interfaces are common locations of trap sites that may include impurities, incomplete bonds dangling bonds, and broken bonds, for example, and thus such interfaces can benefit from deuterium-based passivation to improve the performance and reliability of the transistor.


Find Patent Forward Citations

Loading…