The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Jun. 22, 2021
Filed:
Jul. 02, 2019
International Business Machines Corporation, Armonk, NY (US);
Lawrence A. Clevenger, Rhinebeck, NY (US);
Leigh Anne H. Clevenger, Rhinebeck, NY (US);
Mona A. Ebrish, Albany, NY (US);
Gauri Karve, Cohoes, NY (US);
Fee Li Lie, Albany, NY (US);
Deepika Priyadarshini, Guilderland, NY (US);
Indira Priyavarshini Seshadri, Albany, NY (US);
Nicole A. Saulnier, Albany, NY (US);
International Business Machines Corporation, Armonk, NY (US);
Abstract
A method for fabricating fin field effect transistors comprises creating a pattern of self-aligned small cavities for P-type material growth using at least two hard mask layers, generating a pre-defined isolation area around each small cavity using a vertical spacer, selectively removing N-type material from the self-aligned small cavities, and growing P-type material in the small cavities. The P-type material may be silicon germanium (SiGe) and the N-type material may be tensile Silicon (t-Si). The pattern of self-aligned small cavities for P-type material growth is created by depositing two hard mask materials over a starting substrate wafer, selectively depositing photo resist over a plurality N-type areas, reactive ion etching to remove the second hard mask layer material over areas not covered by photo resist to create gaps in second hard mask layer, and removing the photo resist to expose the second hard mask material in the N-type areas.