The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 22, 2021

Filed:

Sep. 28, 2018
Applicant:

Semiconductor Components Industries, Llc, Phoenix, AZ (US);

Inventors:

George Chang, Tempe, AZ (US);

Yusheng Lin, Phoenix, AZ (US);

Gordon M. Grivna, Mesa, AZ (US);

Takashi Noma, Ota, JP;

Assignee:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/78 (2006.01); H01L 21/683 (2006.01); H01L 23/31 (2006.01); H01L 23/498 (2006.01); H01L 23/00 (2006.01); H01L 21/304 (2006.01); H01L 21/56 (2006.01);
U.S. Cl.
CPC ...
H01L 21/78 (2013.01); H01L 21/6836 (2013.01); H01L 23/3107 (2013.01); H01L 23/3121 (2013.01); H01L 23/49816 (2013.01); H01L 23/49838 (2013.01); H01L 24/94 (2013.01); H01L 24/95 (2013.01); H01L 24/96 (2013.01); H01L 21/304 (2013.01); H01L 21/563 (2013.01); H01L 2224/94 (2013.01); H01L 2224/951 (2013.01); H01L 2224/96 (2013.01);
Abstract

In a general aspect, a fan-out wafer level package (FOWLP) can include a semiconductor die having an active surface, a backside surface, a plurality of side surfaces, each side surface of the plurality of side surfaces extending between the active surface and the backside surface, a plurality of conductive bumps disposed on the active surface, and an insulating layer disposed on a first portion of the active surface between the conductive bumps. The FOWLP can also include a molding compound encapsulating the backside surface, the plurality of side surfaces, and a second portion of the active surface between the conductive bumps and a perimeter edge of the active surface. The FOWLP can also include a signal distribution structure disposed on the conductive bumps, the insulating layer and the molding compound. The signal distribution structure can be configured to provide respective electrical connections to the plurality of conductive bumps.


Find Patent Forward Citations

Loading…