The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 22, 2020

Filed:

Jul. 05, 2018
Applicant:

Samsung Electronics Co., Ltd., Suwon-si, Gyeonggi-do, KR;

Inventors:

Kiseok Lee, Hwaseong-si, KR;

Junsoo Kim, Seongnam-si, KR;

Hui-Jung Kim, Seongnam-si, KR;

Bong-Soo Kim, Yongin-si, KR;

Satoru Yamada, Yongin-si, KR;

Kyupil Lee, Seongnam-si, KR;

Sunghee Han, Hwaseong-si, KR;

HyeongSun Hong, Seongnam-si, KR;

Yoosang Hwang, Suwon-si, KR;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 27/11556 (2017.01); H01L 23/532 (2006.01); G11C 7/18 (2006.01); H01L 49/02 (2006.01); G11C 8/14 (2006.01); H01L 27/11524 (2017.01); G11C 11/404 (2006.01); G11C 11/4097 (2006.01);
U.S. Cl.
CPC ...
H01L 27/11556 (2013.01); G11C 7/18 (2013.01); G11C 8/14 (2013.01); H01L 23/53295 (2013.01); H01L 27/11524 (2013.01); H01L 28/60 (2013.01); G11C 11/404 (2013.01); G11C 11/4097 (2013.01);
Abstract

A semiconductor memory device comprises a stack structure including a plurality of layers vertically stacked on a substrate. Each of the plurality of layers includes a first dielectric layer, a semiconductor layer, and a second dielectric layer that are sequentially stacked, and a first conductive line in the second dielectric layer and extending in a first direction. The device also comprises a second conductive line extending vertically through the stack structure, and a capacitor in the stack structure and spaced apart from the second conductive line. The semiconductor layer comprises semiconductor patterns extending in a second direction intersecting the first direction between the first conductive line and the substrate. The second conductive line is between a pair of the semiconductor patterns adjacent to each other in the first direction. An end of each of the semiconductor patterns is electrically connected to a first electrode of the capacitor.


Find Patent Forward Citations

Loading…