The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jan. 14, 2020

Filed:

Nov. 28, 2017
Applicants:

Semiconductor Manufacturing International (Beijing) Corporation, Beijing, CN;

Semiconductor Manufacturing International (Shanghai) Corporation, Shanghai, CN;

Inventors:

Zhaoxu Shen, Shanghai, CN;

Jianhua Ju, Shanghai, CN;

Shaofeng Yu, Shanghai, CN;

Yang Liu, Shanghai, CN;

YongMeng Lee, Shanghai, CN;

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 29/66 (2006.01); H01L 21/283 (2006.01); H01L 21/768 (2006.01); H01L 21/8234 (2006.01); H01L 29/10 (2006.01); H01L 29/165 (2006.01); H01L 29/49 (2006.01); H01L 21/321 (2006.01);
U.S. Cl.
CPC ...
H01L 29/66545 (2013.01); H01L 21/283 (2013.01); H01L 21/3212 (2013.01); H01L 21/76801 (2013.01); H01L 21/823418 (2013.01); H01L 29/1033 (2013.01); H01L 29/165 (2013.01); H01L 29/49 (2013.01);
Abstract

A semiconductor device and its manufacturing method are presented. The manufacturing method includes providing a semiconductor structure comprising a substrate, at least one source region on the substrate, an interlayer dielectric layer covering a portion of the source region and having a cavity on the source region, and a pseudo gate insulation layer at the bottom of the cavity covering a portion of the source region; forming a barrier layer in the cavity; forming a loss reduction region in the interlayer dielectric layer by conducting an ion implantation process comprising silicon ion or carbon ion; removing the barrier layer; removing the pseudo gate insulation layer to expose a portion of the source region; and forming a gate structure on the exposed portion of the source region. This inventive concept reduces the loss of the interlayer dielectric layer, thus reduces the height loss of the gate electrode.


Find Patent Forward Citations

Loading…