The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 29, 2019

Filed:

Dec. 27, 2017
Applicant:

Spin Transfer Technologies, Inc., Fremont, CA (US);

Inventors:

Neal Berger, Cupertino, CA (US);

Benjamin Louie, Fremont, CA (US);

Mourad El-Baraji, Fremont, CA (US);

Lester Crudele, Tomball, TX (US);

Daniel Hillman, San Jose, CA (US);

Assignee:

Spin Memory, Inc., Fremont, CA (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G11C 7/10 (2006.01); G11C 11/16 (2006.01); G06F 12/0804 (2016.01); G11C 7/20 (2006.01);
U.S. Cl.
CPC ...
G11C 11/1657 (2013.01); G06F 12/0804 (2013.01); G11C 7/1039 (2013.01); G11C 7/20 (2013.01); G11C 11/1673 (2013.01); G11C 11/1675 (2013.01); G11C 11/1677 (2013.01); G11C 11/1697 (2013.01);
Abstract

A memory device for storing data is disclosed. The memory device comprises a memory bank comprising a memory array of addressable memory cells and a pipeline configured to process read and write operations addressed to the memory bank. Further, the memory device comprises an x decoder circuit coupled to the memory array for decoding an x portion of a memory address for the memory array and a y multiplexer circuit coupled to the memory array and operable to simultaneously multiplex across the memory array based on two y portions of memory addresses and, based thereon with the x portion, for simultaneously writing a value and reading a value associated with two separate memory cells of the memory array, wherein the x decoder and the y multiplexer are implemented to provide a read port and a write port which are operable to simultaneously operate with respect to the memory array.


Find Patent Forward Citations

Loading…