The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 06, 2019

Filed:

Dec. 26, 2016
Applicant:

Intel Corporation, Santa Clara, CA (US);

Inventors:

Venkatraman Iyer, Round Rock, TX (US);

William R. Halleck, Lancaster, MA (US);

Rahul R. Shah, Marlborough, MA (US);

Eric Lee, Windsor, CO (US);

Assignee:

Intel Corporation, Santa Clara, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 13/00 (2006.01); G06F 13/40 (2006.01); G06F 13/42 (2006.01); G06F 13/16 (2006.01); G06F 13/38 (2006.01);
U.S. Cl.
CPC ...
G06F 13/4068 (2013.01); G06F 13/1673 (2013.01); G06F 13/1689 (2013.01); G06F 13/382 (2013.01); G06F 13/4282 (2013.01); G06F 13/385 (2013.01); G06F 2213/0026 (2013.01);
Abstract

Systems, methods, and apparatuses including a Physical layer (PHY) block coupled to a Media Access Control layer (MAC) block via a PHY/MAC interface. Each of the PHY and MAC blocks include a plurality of Physical Interface for PCI Express (PIPE) registers. The PHY/MAC interface includes a low pin count PIPE interface comprising a small set of wires coupled between the PHY block and the MAC block. The low pin count PIPE interface is configured to transfer register commands between the PHY and MAC blocks over the small set of wires in a time-multiplexed manner to support read and write access of the PHY and MAC PIPE registers. The PHY block may also be selectively configurable to implement a PIPE architecture when operating in a PIPE mode and a serialization and deserialization (SERDES) architecture when operating in a SERDES mode.


Find Patent Forward Citations

Loading…