The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jul. 16, 2019

Filed:

Mar. 22, 2018
Applicant:

Sandisk Technologies Llc, Plano, TX (US);

Inventors:

Mitsuteru Mushiga, Yokkaichi, JP;

Akio Nishida, Yokkaichi, JP;

Kenji Sugiura, Yokkaichi, JP;

Hisakazu Otoi, Yokkaichi, JP;

Masatoshi Nishikawa, Yokkaichi, JP;

Assignee:

SANDISK TECHNOLOGIES LLC, Addison, TX (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 25/00 (2006.01); H01L 25/065 (2006.01); H01L 27/11582 (2017.01); H01L 27/1157 (2017.01); H01L 23/522 (2006.01); H01L 23/00 (2006.01); H01L 21/822 (2006.01);
U.S. Cl.
CPC ...
H01L 25/0657 (2013.01); H01L 23/5226 (2013.01); H01L 24/89 (2013.01); H01L 25/50 (2013.01); H01L 27/1157 (2013.01); H01L 27/11582 (2013.01); H01L 21/8221 (2013.01); H01L 2224/80895 (2013.01); H01L 2225/06548 (2013.01);
Abstract

Multiple semiconductor chips can be bonded through copper-to-copper bonding. The multiple semiconductor chips include a logic chip and multiple memory chips. The logic chip includes a peripheral circuitry for operation of memory devices within the multiple memory chips. The memory chips can include front side bonding pad structures, backside bonding pad structures, and sets of metal interconnect structures providing electrically conductive paths between pairs of a first side bonding pad structure and a backside bonding pad structure. Thus, electrical control signal can vertically propagate between the logic chip and an overlying memory chip through at least one intermediate memory chip located between them. The backside bonding pad structures can be formed as portions of integrated through-substrate via and pad structures that extend through a respective semiconductor substrate.


Find Patent Forward Citations

Loading…