The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Feb. 19, 2019

Filed:

Nov. 30, 2012
Applicants:

International Business Machines Corporation, Armonk, NY (US);

Disco Corporation, Tokyo, JP;

Inventors:

Richard F. Indyk, Wappingers Falls, NY (US);

Ian D. Melville, Highland, NY (US);

Shigefumi Okada, Raleigh, NC (US);

Attorneys:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 23/00 (2006.01); H01L 21/782 (2006.01); H01L 23/492 (2006.01); H01L 21/78 (2006.01); H01L 21/56 (2006.01);
U.S. Cl.
CPC ...
H01L 24/09 (2013.01); H01L 21/78 (2013.01); H01L 21/782 (2013.01); H01L 23/492 (2013.01); H01L 23/562 (2013.01); H01L 24/17 (2013.01); H01L 24/95 (2013.01); H01L 21/561 (2013.01); H01L 24/94 (2013.01); H01L 2224/0401 (2013.01); H01L 2224/0901 (2013.01); H01L 2224/0905 (2013.01); H01L 2224/16225 (2013.01); H01L 2224/17104 (2013.01); H01L 2224/32225 (2013.01); H01L 2224/73204 (2013.01); H01L 2224/94 (2013.01); H01L 2924/014 (2013.01); H01L 2924/12042 (2013.01);
Abstract

A substrate includes a plurality of semiconductor chips arranged in a grid pattern and laterally spaced from one another by channel regions. The substrate includes a vertical stack of a semiconductor layer and at least one dielectric material layer embedding metal interconnect structures. The at least one dielectric material layer are removed along the channel regions and around vertices of the grid pattern so that each semiconductor chip includes corner surfaces that are not parallel to lines of the grid pattern. The corner surfaces can include straight surfaces or convex surfaces. The semiconductor chips are diced and subsequently bonded to a packaging substrate employing an underfill material. The corner surfaces reduce mechanical stress applied to the metal interconnect layer during the bonding process and subsequent thermal cycling processes.


Find Patent Forward Citations

Loading…