The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 04, 2018

Filed:

Jun. 09, 2017
Applicant:

General Electric Company, Schenectady, NY (US);

Inventors:

Paul Alan McConnelee, Albany, NY (US);

Kevin Matthew Durocher, Waterford, NY (US);

Scott Smith, Niskayuna, NY (US);

Donald Paul Cunningham, Dallas, TX (US);

Assignee:

General Electric Company, Schenectady, NY (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 23/48 (2006.01); H01L 23/498 (2006.01); H01L 23/538 (2006.01); H01L 23/00 (2006.01); H01L 21/48 (2006.01);
U.S. Cl.
CPC ...
H01L 23/49838 (2013.01); H01L 21/486 (2013.01); H01L 21/4857 (2013.01); H01L 23/49805 (2013.01); H01L 23/49822 (2013.01); H01L 23/49827 (2013.01); H01L 23/49866 (2013.01); H01L 23/5389 (2013.01); H01L 24/19 (2013.01); H01L 24/82 (2013.01); H01L 23/49833 (2013.01); H01L 2224/92144 (2013.01); H01L 2924/01029 (2013.01); H01L 2924/12042 (2013.01); H01L 2924/14 (2013.01);
Abstract

An electrical interconnect assembly for use in an integrated circuit package includes a mounting substrate having a thickness defined between a first surface and a second surface thereof and at least one electrically conductive pad formed on the first surface of the mounting substrate. A metallization layer coats a surface of the at least one electrically conductive pad and is electrically coupled thereto. The metallization layer also coats portion of the first surface of the mounting substrate and extends through at least one via formed through the thickness of the mounting substrate. A method of manufacturing an electrical interconnect assembly includes forming at least one top side contact pad on a top surface of a mounting substrate and depositing a metallization layer on the top side contact pad(s), on an exposed portion of the top surface, and into via(s) formed through a thickness of the mounting substrate.


Find Patent Forward Citations

Loading…