The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Mar. 06, 2018

Filed:

Sep. 28, 2015
Applicant:

Sandisk Technologies Inc., Plano, TX (US);

Inventors:

Masatoshi Nishikawa, Yokkaichi, JP;

Kiyohiko Sakakibara, Yokkaichi, JP;

Hiroyuki Ogawa, Yokkaichi, JP;

Shuji Minagawa, Yokkaichi, JP;

Assignee:

SANDISK TECHNOLOGIES LLC, Plano, TX (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 29/76 (2006.01); H01L 27/11582 (2017.01); H01L 27/11556 (2017.01); H01L 29/08 (2006.01); H01L 29/417 (2006.01); H01L 29/16 (2006.01); H01L 29/04 (2006.01); H01L 29/788 (2006.01); H01L 21/02 (2006.01); H01L 21/265 (2006.01); H01L 29/66 (2006.01); H01L 27/1157 (2017.01);
U.S. Cl.
CPC ...
H01L 27/11582 (2013.01); H01L 21/02532 (2013.01); H01L 21/02598 (2013.01); H01L 21/02636 (2013.01); H01L 21/26513 (2013.01); H01L 27/1157 (2013.01); H01L 27/11556 (2013.01); H01L 29/04 (2013.01); H01L 29/0847 (2013.01); H01L 29/16 (2013.01); H01L 29/41741 (2013.01); H01L 29/66545 (2013.01); H01L 29/7883 (2013.01);
Abstract

An alternating stack of insulating layers and sacrificial material layers are formed over a substrate. Memory stack structures are formed through the alternating stack. A backside trench is formed and the sacrificial material layers are replaced with electrically conductive layers. After formation of an insulating spacer in the trench, an epitaxial pedestal structure is grown from a semiconductor portion underlying the backside trench. A source region is formed by introducing dopants into the epitaxial pedestal structure and an underlying semiconductor portion during and/or after epitaxial growth. Alternatively, the backside trench can be formed concurrently with formation of memory openings. An epitaxial pedestal structure can be formed concurrently with formation of epitaxial channel portions at the bottom of each memory opening. After formation and subsequent removal of a dummy trench fill structure in the backside trench, a source region is formed by introducing dopants into the epitaxial pedestal structure.


Find Patent Forward Citations

Loading…