The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 27, 2017

Filed:

Oct. 26, 2015
Applicant:

Synopsys, Inc., Mountain View, CA (US);

Inventors:

Jamil Kawa, Campbell, CA (US);

Victor Moroz, Saratoga, CA (US);

Deepak D. Sherlekar, Cupertino, CA (US);

Assignee:

SYNOPSYS, INC., Mountain View, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 17/50 (2006.01); H01L 27/088 (2006.01); H01L 27/02 (2006.01); H01L 27/092 (2006.01); H01L 27/12 (2006.01); H01L 23/528 (2006.01); H01L 23/535 (2006.01); H01L 29/06 (2006.01); H01L 29/417 (2006.01);
U.S. Cl.
CPC ...
H01L 27/0886 (2013.01); G06F 17/5045 (2013.01); H01L 23/5286 (2013.01); H01L 23/535 (2013.01); H01L 27/0207 (2013.01); H01L 27/0924 (2013.01); H01L 27/1211 (2013.01); H01L 29/0649 (2013.01); H01L 29/41791 (2013.01); G06F 17/5068 (2013.01); G06F 17/5072 (2013.01); H01L 2924/0002 (2013.01);
Abstract

A finFET block architecture suitable for use of a standard cell library, is based on an arrangement including a first set of semiconductor fins in a first region of the substrate having a first conductivity type, and a second set of semiconductor fins in a second region of the substrate, the second region having a second conductivity type. A patterned gate conductor layer including gate traces in the first and second regions, arranged over channel regions of the first and second sets of semiconductor fins is used for transistor gates. Patterned conductor layers over the gate conductor layer are arranged in orthogonal layout patterns, and can include a plurality of floating power buses over the fins in the first and second regions.


Find Patent Forward Citations

Loading…