The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
May. 16, 2017

Filed:

May. 20, 2010
Applicants:

Timothy D. Henson, Torrance, CA (US);

Ling MA, Redondo Beach, CA (US);

Hugo Burke, Llantrisant, GB;

David P. Jones, South Glamorgan, GB;

Kapil Kelkar, Torrance, CA (US);

Niraj Ranjan, El Segundo, CA (US);

Igor Bol, Topanga, CA (US);

Inventors:

Timothy D. Henson, Torrance, CA (US);

Ling Ma, Redondo Beach, CA (US);

Hugo Burke, Llantrisant, GB;

David P. Jones, South Glamorgan, GB;

Kapil Kelkar, Torrance, CA (US);

Niraj Ranjan, El Segundo, CA (US);

Igor Bol, Topanga, CA (US);

Assignee:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 29/78 (2006.01); H01L 29/08 (2006.01); H01L 29/66 (2006.01);
U.S. Cl.
CPC ...
H01L 29/7813 (2013.01); H01L 29/0878 (2013.01); H01L 29/66734 (2013.01);
Abstract

Disclosed is a method for fabricating a shallow and narrow trench field-effect transistor (trench FET). The method includes forming a trench within a semiconductor substrate of a first conductivity type, the trench including sidewalls and a bottom portion. The method further includes forming a substantially uniform gate dielectric in the trench, and forming a gate electrode within said trench and over said gate dielectric. The method also includes doping the semiconductor substrate to form a channel region of a second conductivity type after forming the trench. In one embodiment, the doping step is performed after forming the gate dielectric and after forming the gate electrode. In another embodiment, the doping step is performed after forming the gate dielectric, but prior to forming the gate electrode. Structures formed by the invention's method are also disclosed.


Find Patent Forward Citations

Loading…