The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Mar. 07, 2017

Filed:

Mar. 09, 2016
Applicant:

Gan Systems Inc., Ottawa, CA;

Inventors:

Cameron McKnight-MacNeil, Nepean, CA;

Greg P. Klowak, Ottawa, CA;

Ahmad Mizan, Kanata, CA;

Assignee:

GaN Systems Inc., Ottawa, CA;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 23/495 (2006.01); H01L 21/56 (2006.01); H01L 21/78 (2006.01); H01L 23/00 (2006.01); H01L 23/31 (2006.01); H01L 23/498 (2006.01); H01L 23/492 (2006.01); H01L 23/482 (2006.01);
U.S. Cl.
CPC ...
H01L 23/49503 (2013.01); H01L 21/565 (2013.01); H01L 21/78 (2013.01); H01L 23/3107 (2013.01); H01L 23/4824 (2013.01); H01L 23/492 (2013.01); H01L 23/4952 (2013.01); H01L 23/49524 (2013.01); H01L 23/49562 (2013.01); H01L 23/49575 (2013.01); H01L 23/49861 (2013.01); H01L 24/17 (2013.01); H01L 24/32 (2013.01); H01L 24/33 (2013.01); H01L 24/73 (2013.01); H01L 24/81 (2013.01); H01L 24/83 (2013.01); H01L 24/92 (2013.01); H01L 24/97 (2013.01); H01L 2224/13147 (2013.01); H01L 2224/16245 (2013.01); H01L 2224/245 (2013.01); H01L 2224/29139 (2013.01); H01L 2224/32225 (2013.01); H01L 2224/32245 (2013.01); H01L 2224/33181 (2013.01); H01L 2224/37147 (2013.01); H01L 2224/73203 (2013.01); H01L 2224/81191 (2013.01); H01L 2224/81801 (2013.01); H01L 2224/8384 (2013.01); H01L 2224/83801 (2013.01); H01L 2224/92143 (2013.01); H01L 2924/01014 (2013.01); H01L 2924/04642 (2013.01); H01L 2924/1033 (2013.01); H01L 2924/13064 (2013.01); H01L 2924/13091 (2013.01); H01L 2924/17747 (2013.01);
Abstract

Packaging solutions for devices and systems comprising lateral GaN power transistors are disclosed, including components of a packaging assembly, a semiconductor device structure, and a method of fabrication thereof. In the packaging assembly, a GaN die, comprising one or more lateral GaN power transistors, is sandwiched between first and second leadframe layers, and interconnected using low inductance interconnections, without wirebonding. For thermal dissipation, the dual leadframe package assembly can be configured for either front-side or back-side cooling. Preferred embodiments facilitate alignment and registration of high current/low inductance interconnects for lateral GaN devices, in which contact areas or pads for source, drain and gate contacts are provided on the front-side of the GaN die. By eliminating wirebonding, and using low inductance interconnections with high electrical and thermal conductivity, PQFN technology can be adapted for packaging GaN die comprising one or more lateral GaN power transistors.


Find Patent Forward Citations

Loading…