The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Dec. 27, 2016

Filed:

Jun. 25, 2014
Applicants:

Globalfoundries Inc., Grand Cayman, KY;

International Business Machines Corporation, Armonk, NY (US);

Inventors:

Steven J. Bentley, Watervliet, NY (US);

Michael J. Hargrove, Clinton Corners, NY (US);

Chia-Yu Chen, Yorktown Heights, NY (US);

Ryan O. Jung, Rensselaer, NY (US);

Sivanandha K. Kanakasabapathy, Niskayuna, NY (US);

Tenko Yamashita, Schenectady, NY (US);

Assignee:

GLOBALFOUNDRIES INC., Grand Cayman, KY;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 29/66 (2006.01); H01L 29/78 (2006.01);
U.S. Cl.
CPC ...
H01L 29/6656 (2013.01); H01L 29/6653 (2013.01); H01L 29/66545 (2013.01); H01L 29/66628 (2013.01); H01L 29/66795 (2013.01); H01L 29/7834 (2013.01); H01L 29/7836 (2013.01); H01L 29/66636 (2013.01);
Abstract

Approaches for providing junction overlap control in a semiconductor device are provided. Specifically, at least one approach includes: providing a gate over a substrate; forming a set of junction extensions in a channel region adjacent the gate; forming a set of spacer layers along each of a set of sidewalls of the gate; removing the gate between the set of spacer layers to form an opening; removing, from within the opening, an exposed sacrificial spacer layer of the set of spacer layers, the exposed sacrificial spacer layer defining a junction extension overlap linear distance from the set of sidewalls of the gate; and forming a replacement gate electrode within the opening. This results in a highly scaled advanced transistor having precisely defined junction profiles and well-controlled gate overlap geometry achieved using extremely abrupt junctions whose surface position is defined using the set of spacer layers.


Find Patent Forward Citations

Loading…