The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 02, 2016

Filed:

Sep. 21, 2015
Applicant:

Rambus Inc., Sunnyvale, CA (US);

Inventors:

Jared LeVan Zerbe, Woodside, CA (US);

Kevin S. Donnelly, Los Altos, CA (US);

Stefanos Sidiropoulos, Palo Alto, CA (US);

Donald C. Stark, Palo Alto, CA (US);

Mark A. Horowitz, Menlo Park, CA (US);

Leung Yu, Santa Clara, CA (US);

Roxanne Vu, San Jose, CA (US);

Jun Kim, Los Altos Hills, CA (US);

Bruno W. Garlepp, Sunnyvale, CA (US);

Tsyr-Chyang Ho, Saratoga, CA (US);

Benedict Chung-Kwong Lau, San Jose, CA (US);

Assignee:

Rambus Inc., Sunnyvale, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 12/02 (2006.01); G06F 13/364 (2006.01); G11C 7/10 (2006.01); G06F 1/10 (2006.01); G06F 13/16 (2006.01); G06F 13/42 (2006.01); H04L 7/00 (2006.01); H04L 7/033 (2006.01);
U.S. Cl.
CPC ...
G06F 12/0246 (2013.01); G06F 1/10 (2013.01); G06F 13/1689 (2013.01); G06F 13/1694 (2013.01); G06F 13/364 (2013.01); G06F 13/4243 (2013.01); G11C 7/1045 (2013.01); H04L 7/0008 (2013.01); G06F 2212/7201 (2013.01); G06F 2212/7207 (2013.01); H04L 7/033 (2013.01);
Abstract

An integrated circuit device includes a transmitter circuit operable to transmit a timing signal over a first wire to a DRAM. The DRAM receives a first signal having a balanced number of logical zero-to-one transitions and one-to-zero transitions and samples the first signal at a rising edge of the timing signal to produce a respective sampled value. The device further includes a receiver circuit to receive the respective sampled value from the DRAM over a plurality of wires separate from the first wire. In a first mode, the transmitter circuit repeatedly transmits incrementally offset versions of the timing signal to the DRAM until sampled values received from the DRAM change from a logical zero to a logical one or vice versa; and in a second mode, it transmits write data over the plurality of wires to the DRAM according to a write timing offset generated based on the sampled values.


Find Patent Forward Citations

Loading…