The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
May. 17, 2016
Filed:
Jan. 15, 2014
Kyung-tae Jang, Seoul, KR;
Sang-hoon Lee, Seongnam-si, KR;
Ji-youn Seo, Gunpo-si, KR;
Hyun-yong Go, Suwon-si, KR;
Koong-hyun Nam, Anyang-si, KR;
Ju-wan Kim, Seongnam-si, KR;
Seung-mok Shin, Yongin-si, KR;
Myoung-bum Lee, Seoul, KR;
Ji-woon Im, Seoul, KR;
Tae-jong Han, Seoul, KR;
Kyung-Tae Jang, Seoul, KR;
Sang-Hoon Lee, Seongnam-si, KR;
Ji-Youn Seo, Gunpo-si, KR;
Hyun-Yong Go, Suwon-si, KR;
Koong-Hyun Nam, Anyang-si, KR;
Ju-Wan Kim, Seongnam-si, KR;
Seung-Mok Shin, Yongin-si, KR;
Myoung-Bum Lee, Seoul, KR;
Ji-Woon Im, Seoul, KR;
Tae-Jong Han, Seoul, KR;
Abstract
In a method of a vertical memory device, insulation layers and sacrificial layers are alternately and repeatedly formed on a substrate. A hole is formed through the insulation layers and the sacrificial layers that expose a top surface of the substrate. Then, an interior portion of the hole may be enlarged. A semiconductor pattern is formed to partially fill the enlarged portion of the hole. A blocking layer, a charge storage layer and a tunnel insulation layer may be formed on a sidewall of the hole and the semiconductor pattern. Then, the tunnel insulation layer, the charge storage layer and the blocking layer are partially removed to expose a top surface of the semiconductor pattern. A channel is formed on the exposed top surface of the semiconductor pattern and the tunnel insulation layer. The sacrificial layers are replaced with gate electrodes.