The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Mar. 15, 2016

Filed:

Jun. 19, 2014
Applicant:

Lattice Semiconductor Corporation, Hillsboro, OR (US);

Inventors:

Siak Chon Kee, Milpitas, CA (US);

Giap Tran, San Jose, CA (US);

Brad Sharpe-Geisler, San Jose, CA (US);

Assignee:

LATTICESEMICONDUCTORCORPORATION, Portland, OR (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G05F 1/10 (2006.01); H03K 19/0185 (2006.01); G05F 1/46 (2006.01);
U.S. Cl.
CPC ...
H03K 19/018514 (2013.01); G05F 1/463 (2013.01);
Abstract

In one integrated circuit embodiment, a programmable pull-down output buffer is calibrated by sequentially configuring the buffer at different drive-strength levels and adjusting a source current applied to the buffer until the voltage at an input node of the buffer reaches a reference voltage level. A programmable pull-up output buffer is then calibrated by sequentially configuring a pull-down output buffer based on the pull-down buffer calibration results and adjusting the drive-strength level of the pull-up buffer until the voltage at a common node between the two buffers reaches a reference voltage level. Average calibration results are generated by averaging multiple calibration results for each setting. Output buffers are thereby calibrated to compensate for PVT variations without using any external resistors and without requiring any I/O pins of the integrated circuit.


Find Patent Forward Citations

Loading…