The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Feb. 23, 2016

Filed:

Jun. 17, 2014
Applicant:

Globalfoundries Inc., Grand Cayman, KY;

Inventors:

Edward Engbrecht, Hopewell Junction, NY (US);

Donghun Kang, Hopewell Junction, NY (US);

Rishikesh Krishnan, Poughkeepsie, NY (US);

Oh-jung Kwon, Hopewell Junction, NY (US);

Karen A. Nummy, Newburgh, NY (US);

Assignee:

GLOBALFOUNDRIES Inc., Grand Cayman, KY;

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 21/30 (2006.01); H01L 21/762 (2006.01); H01L 21/308 (2006.01); H01L 21/321 (2006.01); H01L 29/06 (2006.01); H01L 21/66 (2006.01);
U.S. Cl.
CPC ...
H01L 21/76227 (2013.01); H01L 21/308 (2013.01); H01L 21/3212 (2013.01); H01L 22/12 (2013.01); H01L 29/0603 (2013.01);
Abstract

Embodiments of the present invention provide structures and methods for controlling stress in semiconductor wafers during fabrication. Features such as deep trenches (DTs) used in circuit elements such as trench capacitors impart stress on a wafer that is proportional to the surface area of the DTs. In embodiments, a corresponding pattern of dummy (non-functional) DTs is formed on the back side of the wafer to counteract the electrically functional DTs formed on the front side of a wafer. In some embodiments, the corresponding pattern on the back side is a mirror pattern that matches the functional (front side) pattern in size, placement, and number. By creating the minor pattern on both sides of the wafer, the stresses on the front and back of the wafer are in balance. This helps reduce topography issues such as warping that can cause problems during wafer fabrication.


Find Patent Forward Citations

Loading…