The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jan. 26, 2016

Filed:

Oct. 18, 2013
Applicant:

Sandisk 3d Llc, Milpitas, CA (US);

Inventors:

George Samachisa, Atherton, CA (US);

Luca Fasoli, Campbell, CA (US);

Masaaki Higashitani, Cupertino, CA (US);

Roy Edwin Scheuerlein, Cupertino, CA (US);

Assignee:

SANDISK 3D LLC, Milpitas, CA (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G11C 11/00 (2006.01); G11C 16/10 (2006.01); G11C 13/00 (2006.01); H01L 27/24 (2006.01); H01L 45/00 (2006.01);
U.S. Cl.
CPC ...
G11C 16/10 (2013.01); G11C 13/003 (2013.01); H01L 27/2409 (2013.01); H01L 27/249 (2013.01); G11C 2213/71 (2013.01); H01L 45/06 (2013.01); H01L 45/065 (2013.01); H01L 45/08 (2013.01); H01L 45/085 (2013.01); H01L 45/1226 (2013.01); H01L 45/144 (2013.01); H01L 45/146 (2013.01); H01L 45/149 (2013.01);
Abstract

A three-dimensional array of memory elements is formed across multiple layers of planes positioned at different distances above a semiconductor substrate. The memory elements reversibly change a level of electrical conductance in response to a voltage difference being applied across them. The three-dimensional array includes a two-dimensional array of pillar lines from the substrate through the multiple layers of planes. A first set of pillar lines acts as local bit lines for accessing the memory elements together with an array of word lines on each plane. A second set of pillar lines is connected to the word lines. An array of metal lines on the substrate is switchable connected to the pillar lines to provide access to the first and second sets of pillar lines, thereby to provide access respectively to the bit lines and word lines of the three-dimensional array.


Find Patent Forward Citations

Loading…