The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 08, 2015

Filed:

Jan. 17, 2014
Applicant:

Taiwan Semiconductor Manufacturing Company, Ltd., Hsin-Chu, TW;

Inventors:

Yan-Ming Tsai, Miaoli County, TW;

Wei-Jung Lin, Taipei, TW;

Fang-Cheng Chen, Hsin-Chu, TW;

Chii-Ming Wu, Taipei, TW;

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 21/8238 (2006.01); H01L 27/092 (2006.01); H01L 21/324 (2006.01); H01L 29/45 (2006.01); H01L 29/16 (2006.01); H01L 29/161 (2006.01); H01L 21/285 (2006.01); H01L 21/265 (2006.01);
U.S. Cl.
CPC ...
H01L 27/0922 (2013.01); H01L 21/26506 (2013.01); H01L 21/28518 (2013.01); H01L 21/324 (2013.01); H01L 21/823814 (2013.01); H01L 29/16 (2013.01); H01L 29/161 (2013.01); H01L 29/45 (2013.01); H01L 29/456 (2013.01);
Abstract

Methods of forming silicide contacts in semiconductor devices are presented. An exemplary method comprises providing a semiconductor substrate having an n-type field effect transistor (nFET) region and a p-type field effect transistor (pFET) region; performing a pre-amorphized implantation (PAI) process to an n-type doped silicon (Si) feature in on the nFET region and a p-type doped silicon germanium (SiGe) feature in the pFET region, thereby forming an n-type amorphous silicon (a-Si) feature and a p-type amorphous silicon germanium (a-SiGe) feature; depositing a metal layer over each of the a-Si and a-SiGe features; performing an annealing process on the semiconductor device with a temperature ramp-up rate tuned according to a silicide growth rate difference between the n-type a-Si and the p-type a-SiGe features. During the annealing process the n-type a-Si and the p-type a-SiGe features are completely consumed, and amorphous silicide features are formed in the nFET and pFET regions.


Find Patent Forward Citations

Loading…