The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 11, 2015

Filed:

Mar. 29, 2012
Applicants:

Krishnaswamy Ramkumar, San Jose, CA (US);

BO Jin, Cupertino, CA (US);

Fredrick Jenne, Sunnyvale, CA (US);

Inventors:

Krishnaswamy Ramkumar, San Jose, CA (US);

Bo Jin, Cupertino, CA (US);

Fredrick Jenne, Sunnyvale, CA (US);

Assignee:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/336 (2006.01); B82Y 10/00 (2011.01); H01L 21/28 (2006.01); H01L 29/66 (2006.01); H01L 29/792 (2006.01); H01L 27/115 (2006.01); H01L 21/8234 (2006.01); H01L 21/8238 (2006.01); H01L 27/105 (2006.01);
U.S. Cl.
CPC ...
B82Y 10/00 (2013.01); H01L 21/28282 (2013.01); H01L 21/823431 (2013.01); H01L 21/823821 (2013.01); H01L 27/105 (2013.01); H01L 27/1052 (2013.01); H01L 27/11568 (2013.01); H01L 27/11573 (2013.01); H01L 29/66833 (2013.01); H01L 29/792 (2013.01); H01L 29/7926 (2013.01);
Abstract

An embodiment of a method of integration of a non-volatile memory device into a logic MOS flow is described. Generally, the method includes: forming a pad dielectric layer of a MOS device above a first region of a substrate; forming a channel of the memory device from a thin film of semiconducting material overlying a surface above a second region of the substrate, the channel connecting a source and drain of the memory device; forming a patterned dielectric stack overlying the channel above the second region, the patterned dielectric stack comprising a tunnel layer, a charge-trapping layer, and a sacrificial top layer; simultaneously removing the sacrificial top layer from the second region of the substrate, and the pad dielectric layer from the first region of the substrate; and simultaneously forming a gate dielectric layer above the first region of the substrate and a blocking dielectric layer above the charge-trapping layer.


Find Patent Forward Citations

Loading…