The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jul. 21, 2015

Filed:

Oct. 19, 2009
Applicants:

Derren N. Dunn, Hopewell Junction, NY (US);

Ioana Graur, Hopewell Junction, NY (US);

Scott M. Mansfield, Hopewell Junction, NY (US);

Inventors:

Derren N. Dunn, Hopewell Junction, NY (US);

Ioana Graur, Hopewell Junction, NY (US);

Scott M. Mansfield, Hopewell Junction, NY (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
G06F 17/50 (2006.01); H01L 21/66 (2006.01); G03F 7/20 (2006.01); H01L 21/033 (2006.01); H01L 21/311 (2006.01); H01L 21/768 (2006.01);
U.S. Cl.
CPC ...
H01L 22/12 (2013.01); G03F 7/705 (2013.01); G03F 7/70441 (2013.01); H01L 21/0337 (2013.01); H01L 21/0338 (2013.01); H01L 21/31144 (2013.01); H01L 21/76816 (2013.01);
Abstract

Improved fidelity to an integrated circuit pattern design in a semiconductor structure ultimately produced is achieved by modeling material removal and deposition processes in regard to materials, reactant, feature size, feature density, process parameters and the like as well as the effects of such parameters on etch and material deposition bias due to microloading and RIE lag (including inverse RIE lag) and using the models to work backward through the intended manufacturing method steps, including hard mask pattern decomposition, to morphologically develop feature patterns for use in most or all process steps which will result in the desired feature sizes and shapes at the completion of the overall process. Modeling of processes may be simplified through use of process assist features to locally adjust rates of material deposition and removal.


Find Patent Forward Citations

Loading…