The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Mar. 25, 2014
Filed:
Sep. 12, 2012
Arup Bhattacharyya, Essex Jct., VT (US);
Leonard Forbes, Corvallis, OR (US);
Paul A. Farrar, Okatie, SC (US);
Arup Bhattacharyya, Essex Jct., VT (US);
Leonard Forbes, Corvallis, OR (US);
Paul A. Farrar, Okatie, SC (US);
Micron Technology, Inc., Boise, ID (US);
Abstract
The present invention includes methods for stressing transistor channels of semiconductor device structures. Such methods include the formation of so-called near-surface 'nanocavities' adjacent to the source/drain regions, forming extensions of the source/drain regions adjacent to and including the nanocavities, and implanting matter of a type that will expand or contract the volume of the nanocavities, depending respectively upon whether compressive strain is desirable in transistor channels between the nanocavities, as in PMOS field effect transistors, or tensile strain is wanted in transistor channels, as in NMOS field effect transistors, to enhance carrier mobility and transistor speed. Semiconductor device structures and semiconductor devices including these features are also disclosed.