The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Nov. 05, 2013
Filed:
Apr. 10, 2012
Kimihiro Satoh, Beaverton, OR (US);
Yiming Huai, Pleasanton, CA (US);
Yuchen Zhou, San Jose, CA (US);
Jing Zhang, Los Altos, CA (US);
Dong Ha Jung, Pleasanton, CA (US);
Ebrahim Abedifard, Sunnyvale, CA (US);
Rajiv Yadav Ranjan, San Jose, CA (US);
Parviz Keshtbod, Los Altos Hills, CA (US);
Kimihiro Satoh, Beaverton, OR (US);
Yiming Huai, Pleasanton, CA (US);
Yuchen Zhou, San Jose, CA (US);
Jing Zhang, Los Altos, CA (US);
Dong Ha Jung, Pleasanton, CA (US);
Ebrahim Abedifard, Sunnyvale, CA (US);
Rajiv Yadav Ranjan, San Jose, CA (US);
Parviz Keshtbod, Los Altos Hills, CA (US);
Avalanche Technology Inc., Fremont, CA (US);
Abstract
Fabrication methods for MRAM are described wherein any re-deposited metal on the sidewalls of the memory element pillars is cleaned before the interconnection process is begun. In embodiments the pillars are first fabricated, then a dielectric material is deposited on the pillars over the re-deposited metal on the sidewalls. The dielectric material substantially covers any exposed metal and therefore reduces sources of re-deposition during subsequent etching. Etching is then performed to remove the dielectric material from the top electrode and the sidewalls of the pillars down to at least the bottom edge of the barrier. The result is that the previously re-deposited metal that could result in an electrical short on the sidewalls of the barrier is removed. Various embodiments of the invention include ways of enhancing or optimizing the process. The bitline interconnection process proceeds after the sidewalls have been etched clean as described.