The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Nov. 06, 2012

Filed:

Nov. 17, 2009
Applicants:

Hemanth Jagannathan, Albany, NY (US);

Takashi Ando, Yorktown Heights, NY (US);

Lisa F. Edge, Albany, NY (US);

Sufi Zafar, Yorktown Heights, NY (US);

Changhwan Choi, Yorktown Heights, NY (US);

Paul C. Jamison, Hopewell Junction, NY (US);

Vamsi K. Paruchuri, Albany, NY (US);

Vijay Narayanan, Yorktown Heights, NY (US);

Inventors:

Hemanth Jagannathan, Albany, NY (US);

Takashi Ando, Yorktown Heights, NY (US);

Lisa F. Edge, Albany, NY (US);

Sufi Zafar, Yorktown Heights, NY (US);

Changhwan Choi, Yorktown Heights, NY (US);

Paul C. Jamison, Hopewell Junction, NY (US);

Vamsi K. Paruchuri, Albany, NY (US);

Vijay Narayanan, Yorktown Heights, NY (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/70 (2006.01);
U.S. Cl.
CPC ...
Abstract

Equivalent oxide thickness (EOT) scaled high k/metal gate stacks are provided in which the capacitance bottleneck of the interfacial layer is substantially eliminated, with minimal compromise on the mobility of carriers in the channel of the device. In one embodiment, the aforementioned EOT scaled high k/metal gate stacks are achieved by increasing the dielectric constant of the interfacial layer to a value that is greater than the originally formed interfacial layer, i.e., the interfacial layer prior to diffusion of a high k material dopant element therein. In another embodiment, the aforementioned scaled high k/metal gate stacks are achieved by eliminating the interfacial layer from the structure. In yet another embodiment, the aforementioned high k/metal gate stacks are achieved by both increasing the dielectric constant of the interfacial layer and reducing/eliminating the interfacial layer.


Find Patent Forward Citations

Loading…