The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Jul. 31, 2012
Filed:
Sep. 17, 2009
Sebastian Ulrich Engelmann, Yorktown Heights, NY (US);
Nicholas C. M. Fuller, Yorktown Heights, NY (US);
Eric Andrew Joseph, Yorktown Heights, NY (US);
Isaac Lauer, Yorktown Heights, NY (US);
Ryan M. Martin, Yorktown Heights, NY (US);
James Vichiconti, Yorktown Heights, NY (US);
Ying Zhang, Yorktown Heights, NY (US);
Sebastian Ulrich Engelmann, Yorktown Heights, NY (US);
Nicholas C. M. Fuller, Yorktown Heights, NY (US);
Eric Andrew Joseph, Yorktown Heights, NY (US);
Isaac Lauer, Yorktown Heights, NY (US);
Ryan M. Martin, Yorktown Heights, NY (US);
James Vichiconti, Yorktown Heights, NY (US);
Ying Zhang, Yorktown Heights, NY (US);
International Business Machines Corporation, Armonk, NY (US);
Abstract
A trench is formed by an anisotropic etch in a semiconductor material layer employing a masking layer, which can be gate spacers. In one embodiment, an adsorbed fluorine layer is provided at a cryogenic temperature only on vertical sidewalls of the semiconductor structure including the sidewalls of the trench. The adsorbed fluorine layer removes a controlled amount of the underlying semiconductor material once the temperature is raised above the cryogenic temperature. The trench can be filled with another semiconductor material to generate stress in the semiconductor material layer. In another embodiment, the semiconductor material is laterally etched by a plasma-based etch at a controlled rate while a horizontal portion of a contiguous oxide liner prevents etch of the semiconductor material from the bottom surface of the trench.