The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 07, 2011

Filed:

Dec. 04, 2007
Applicants:

Natalie B. Feilchenfeld, Jericho, VT (US);

Jeffrey P. Gambino, Westford, VT (US);

Louis D. Lanzerotti, Burlington, VT (US);

Benjamin T. Voegeli, Burlington, VT (US);

Steven H. Voldman, South Burlington, VT (US);

Michael J. Zierak, Essex Junction, VT (US);

Inventors:

Natalie B. Feilchenfeld, Jericho, VT (US);

Jeffrey P. Gambino, Westford, VT (US);

Louis D. Lanzerotti, Burlington, VT (US);

Benjamin T. Voegeli, Burlington, VT (US);

Steven H. Voldman, South Burlington, VT (US);

Michael J. Zierak, Essex Junction, VT (US);

Attorneys:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 29/417 (2006.01);
U.S. Cl.
CPC ...
Abstract

A dielectric material layer is formed on a bottom surface and sidewalls of a trench in a semiconductor substrate. The silicon oxide layer forms a drift region dielectric on which a field plate is formed. Shallow trench isolation may be formed prior to formation of the drift region dielectric, or may be formed utilizing the same processing steps as the formation of the drift region dielectric. A gate dielectric layer is formed on exposed semiconductor surfaces and a gate conductor layer is formed on the gate dielectric layer and the drift region dielectric. The field plate may be electrically tied to the gate electrode, may be an independent electrode having an external bias, or may be a floating electrode. The field plate biases the drift region to enhance performance and extend allowable operating voltage of a lateral diffusion field effect transistor during operation.


Find Patent Forward Citations

Loading…