The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Apr. 12, 2011

Filed:

Oct. 17, 2007
Applicants:

Jun-jung Kim, Gyeonggi-do, KR;

Sang-jine Park, Gyeonggi-do, KR;

Min-ho Lee, Gyeonggi-do, KR;

Thomas W. Dyer, Pleasant Valley, NY (US);

Sunfei Fang, LaGrangeville, NY (US);

O-sung Kwon, Wappingers Fall, NY (US);

Johnny Widodo, Singapore, SG;

Inventors:

Jun-jung Kim, Gyeonggi-do, KR;

Sang-jine Park, Gyeonggi-do, KR;

Min-ho Lee, Gyeonggi-do, KR;

Thomas W. Dyer, Pleasant Valley, NY (US);

Sunfei Fang, LaGrangeville, NY (US);

O-sung Kwon, Wappingers Fall, NY (US);

Johnny Widodo, Singapore, SG;

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 21/8234 (2006.01); H01L 21/336 (2006.01);
U.S. Cl.
CPC ...
Abstract

Methods of forming integrated circuit devices include forming a field effect transistor having a gate electrode, a sacrificial spacer on a sidewall of the gate electrode and silicided source/drain regions. The sacrificial spacer is used as an implantation mask when forming highly doped portions of the source/drain regions. The sacrificial spacer is then removed from the sidewall of the gate electrode. A stress-inducing electrically insulating layer, which is configured to induce a net tensile stress (for NMOS transistors) or compressive stress (for PMOS transistors) in a channel region of the field effect transistor, is then formed on the sidewall of the gate electrode.


Find Patent Forward Citations

Loading…