The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Nov. 02, 2010
Filed:
Jan. 03, 2008
Matthew D. Moe, Pittsburgh, PA (US);
Lawrence T. Pileggi, Pittsburgh, PA (US);
Vyacheslav V. Rovner, Pittsburgh, PA (US);
Thiago Hersan, Pittsburgh, PA (US);
Dipti Motiani, Santa Clara, CA (US);
Veerbhan Kheterpal, Sunnyvale, CA (US);
Matthew D. Moe, Pittsburgh, PA (US);
Lawrence T. Pileggi, Pittsburgh, PA (US);
Vyacheslav V. Rovner, Pittsburgh, PA (US);
Thiago Hersan, Pittsburgh, PA (US);
Dipti Motiani, Santa Clara, CA (US);
Veerbhan Kheterpal, Sunnyvale, CA (US);
PDF Solutions, Inc., San Jose, CA (US);
Abstract
A method and system are described to group logic terms at a higher level of abstraction than that found using standard cells to implement the logic functions using a reduced number of transistors, and to reduce the total number of unique geometry patterns needed to create the integrated circuit implementation. By grouping the logic functions in terms of a larger number of literals (logic variable inputs), the functions can be implemented in terms of a number of transistors that is often less and no more than equal to that which is required for implementing the same function with a number of logic primitives, or simpler standard logic cells. The optimized transistor level designs are further optimized and physically constructed to reduce the total number of unique geometry patterns required to implement the integrated circuit.