The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Feb. 23, 2010
Filed:
Feb. 27, 2008
Shaw Hung Ku, Taipei, TW;
Ten Hao Yeh, Hsinchu, TW;
Shih Chin Lee, Yunlin County, TW;
Shang Wei Lin, Kaohsiung, TW;
Chia Wei Wu, Jhubei, TW;
Tzung Ting Han, Yilan, TW;
Ming Shang Chen, Hsinchu, TW;
Wenpin LU, Hsinchu, TW;
Shaw Hung Ku, Taipei, TW;
Ten Hao Yeh, Hsinchu, TW;
Shih Chin Lee, Yunlin County, TW;
Shang Wei Lin, Kaohsiung, TW;
Chia Wei Wu, Jhubei, TW;
Tzung Ting Han, Yilan, TW;
Ming Shang Chen, Hsinchu, TW;
Wenpin Lu, Hsinchu, TW;
Macronix International Co., Ltd., Hsinchu, TW;
Abstract
A memory array comprises a semiconductor body having a plurality of trenches aligned generally in parallel. The trenches contain semiconductor material, such as doped amorphous silicon, and act as source/drain lines for the memory array. Insulating liners lie between the semiconductor material within the trenches and the semiconductor body. A plurality of word lines overlie the plurality of trenches and channel regions in the semiconductor body in an array of cross points. Charge trapping structures lie between the word lines and the channel regions at the cross points, providing an array of flash memory cells. The charge trapping structures comprise dielectric charge trapping structures adapted to be programmed and erased to store data. A method for manufacturing such devices includes patterning and forming the sources/drain lines with insulating liners prior to formation of the charge trapping structure over the channel regions.