The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Dec. 01, 2009

Filed:

Nov. 08, 2005
Applicants:

James A. Culp, Downington, PA (US);

Lars W. Liebmann, Poughquag, NY (US);

Rajeev Malik, Pleasantville, NY (US);

K. Paul Muller, Wappingers Falls, NY (US);

Shreesh Narasimha, Beacon, NY (US);

Stephen L. Runyon, Pflugerville, TX (US);

Patrick M. Williams, Salt Point, NY (US);

Inventors:

James A. Culp, Downington, PA (US);

Lars W. Liebmann, Poughquag, NY (US);

Rajeev Malik, Pleasantville, NY (US);

K. Paul Muller, Wappingers Falls, NY (US);

Shreesh Narasimha, Beacon, NY (US);

Stephen L. Runyon, Pflugerville, TX (US);

Patrick M. Williams, Salt Point, NY (US);

Attorneys:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G06F 17/50 (2006.01);
U.S. Cl.
CPC ...
Abstract

An iterative timing analysis is analytically performed before a chip is fabricated, based on a methodology using optical proximity correction techniques for shortening the gate lengths and adjusting metal line widths and proximity distances of critical time sensitive devices. The additional mask is used as a selective trim to form shortened gate lengths or wider metal lines for the selected, predetermined transistors, affecting the threshold voltages and the RC time constants of the selected devices. Marker shapes identify a predetermined subgroup of circuitry that constitutes the devices in the critical timing path. The analysis methodology is repeated as often as needed to improve the timing of the circuit with shortened designed gate lengths and modified RC timing constants until manufacturing limits are reached. A mask is made for the selected critical devices using OPC techniques.


Find Patent Forward Citations

Loading…