The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Jun. 02, 2009
Filed:
Aug. 25, 2006
Heung-kyu Kwon, Seongnam-si, KR;
Se-nyun Kim, Cheonan-si, KR;
Tae-hun Kim, Asan-si, KR;
Jeong-o Ha, Asan-si, KR;
Hak-kyoon Byun, Asan-si, KR;
Sung-yong Park, Seongnam-si, KR;
Heung-kyu Kwon, Seongnam-si, KR;
Se-nyun Kim, Cheonan-si, KR;
Tae-hun Kim, Asan-si, KR;
Jeong-o Ha, Asan-si, KR;
Hak-kyoon Byun, Asan-si, KR;
Sung-yong Park, Seongnam-si, KR;
Samsung Electronics Co., Ltd., Suwon-si, Gyeonggi-do, KR;
Abstract
Disclosed is a semiconductor device packaging technique that is capable of resolving a problem of instability of bonding wires when stacking a plurality of semiconductor chips. The technique is also capable of realizing a slim, light and small package. The semiconductor device package includes a substrate having a substrate pad on a surface thereof, one or more memory chips stacked on the substrate with each memory chip having a pad connected to a common pin receiving a common signal applied to all the memory chips, an interposer chip stacked on the substrate and having an interconnection wire connected to the memory chip pad, the common pin of each of the memory chips being electrically connected to the interconnection wire via the memory chip pad, and a logic chip stacked on the substrate and having a bypass circuit which electrically connects or disconnects the interconnection wire to or from the substrate pad.