The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Feb. 05, 2008

Filed:

Dec. 16, 2004
Applicants:

Young-sun Cho, Gyeonggi-do, KR;

Tae-hyuk Ahn, Gyeonggi-do, KR;

Jeong-sic Jeon, Gyeonggi-do, KR;

Jun-sik Hong, Gyeonggi-do, KR;

Ji-hong Kim, Seoul, KR;

Hong-mi Park, Seoul, KR;

Inventors:

Young-sun Cho, Gyeonggi-do, KR;

Tae-hyuk Ahn, Gyeonggi-do, KR;

Jeong-sic Jeon, Gyeonggi-do, KR;

Jun-sik Hong, Gyeonggi-do, KR;

Ji-hong Kim, Seoul, KR;

Hong-Mi Park, Seoul, KR;

Assignee:

Samsug Electronics Co., Ltd., Suwon-si, Gyeonggi-do, KR;

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 21/336 (2006.01);
U.S. Cl.
CPC ...
Abstract

A method of fabricating a recess channel array transistor. Using a mask layer pattern having a high etch selectivity with respect to a silicon substrate, the silicon substrate and an isolation insulating layer are etched to form a recess channel trench. After forming a gate insulating layer and a recess gate stack on the recess channel trench, a source and a drain are formed in the silicon substrate adjacent to both sidewalls of the recess gate stack, thereby completing the recess channel array transistor. Because the mask layer pattern having the high etch selectivity with respect to the silicon substrate is used, a depth of the recess channel trench is easily controlled while good etching uniformity of the silicon substrate is obtained.


Find Patent Forward Citations

Loading…