The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
May. 29, 2007
Filed:
Nov. 05, 2004
Ju-wang Hsu, Taipei, TW;
Ming-huan Tsai, Hsinchu, TW;
Chien-hao Chen, Ilan, TW;
Yi-chun Huang, Pingjhen, TW;
Ju-Wang Hsu, Taipei, TW;
Ming-Huan Tsai, Hsinchu, TW;
Chien-Hao Chen, Ilan, TW;
Yi-Chun Huang, Pingjhen, TW;
Taiwan Semiconductor Manufacturing Company, Hsin-Chu, TW;
Abstract
An integrated advanced method for forming a semiconductor device utilizes a sacrificial stress layer as part of a film stack that enables spatially selective silicide formation in the device. The low-resistance portion of the device to be silicided includes NMOS transistors and PMOS transistors. The stressed film may be a tensile or compressive nitride film. An annealing process is carried out prior to the silicide formation process. During the annealing process, the stressed nitride film preferentially remains over either the NMOS transistors or PMOS transistors, but not both, to optimize device performance. A tensile nitride film remains over the NMOS transistors but not the PMOS transistors while a compressive nitride film remains over the PMOS transistors but not the NMOS transistors, during anneal.