The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
May. 02, 2006

Filed:

Feb. 14, 2003
Applicants:

Kevin S. Donnelly, San Francisco, CA (US);

Pak Shing Chau, San Jose, CA (US);

Mark A. Horowitz, Palo Alto, CA (US);

Thomas H. Lee, Cupertino, CA (US);

Mark G. Johnson, Los Altos, CA (US);

Benedict C. Lau, San Jose, CA (US);

Leung Yu, Santa Clara, CA (US);

Bruno W. Garlepp, Mountain View, CA (US);

Yiu-fai Chan, Los Altos Hills, CA (US);

Jun Kim, Redwood City, CA (US);

Chanh Vi Tran, San Jose, CA (US);

Donald C. Stark, Palo Alto, CA (US);

Nhat M. Nguyen, San Jose, CA (US);

Inventors:

Kevin S. Donnelly, San Francisco, CA (US);

Pak Shing Chau, San Jose, CA (US);

Mark A. Horowitz, Palo Alto, CA (US);

Thomas H. Lee, Cupertino, CA (US);

Mark G. Johnson, Los Altos, CA (US);

Benedict C. Lau, San Jose, CA (US);

Leung Yu, Santa Clara, CA (US);

Bruno W. Garlepp, Mountain View, CA (US);

Yiu-Fai Chan, Los Altos Hills, CA (US);

Jun Kim, Redwood City, CA (US);

Chanh Vi Tran, San Jose, CA (US);

Donald C. Stark, Palo Alto, CA (US);

Nhat M. Nguyen, San Jose, CA (US);

Assignee:

Rambus Inc., Los Altos, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H03D 3/24 (2006.01);
U.S. Cl.
CPC ...
Abstract

Delay locked loop circuitry for generating a predetermined phase relationship between a pair of clocks. A first delay-locked loop includes a delay elements arranged in a chain, the chain receiving an input clock and generating, from each delay element, a set of phase vectors, each shifted a unit delay from the adjacent vector. The first delay-locked loop adjusts the unit delays in the delay chain using a delay adjustment signal so that the phase vectors span a predetermined phase shift of the input clock. A second delay-locked loop selects, from the first delay-locked loop, a pair of phase vectors which brackets the phase of an input clock. A phase interpolator receives the selected pair of vectors and generates an output clock and a delayed output clock, the amount of the delay being controlled by the delay adjustment signal of the first delay-locked loop circuitry. A phase detector compares the delayed output clock with the input clock and adjusts the phase interpolator, based on the phase comparison, so that the phase of the delayed output clock is in phase with the input clock. As a result, there is a predetermined phase relationship between the output clock and the input clock, the phase relationship being the amount of delay between the output clock and the delayed output clock. Different phase relationships between the input and output clock are possible depending on the number of unit delays used in the path of the, delayed output clock or the output clock.


Find Patent Forward Citations

Loading…