The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Dec. 27, 2005
Filed:
Jun. 29, 2004
Se-aug Jang, Ichon-shi, KR;
Heung-jae Cho, Ichon-shi, KR;
Kwan-yong Lim, Ichon-shi, KR;
Hyo-geun Yoon, Ichon-shi, KR;
Seok-kiu Lee, Ichon-shi, KR;
Hyun-chul Sohn, Ichon-shi, KR;
Se-Aug Jang, Ichon-shi, KR;
Heung-Jae Cho, Ichon-shi, KR;
Kwan-Yong Lim, Ichon-shi, KR;
Hyo-Geun Yoon, Ichon-shi, KR;
Seok-Kiu Lee, Ichon-shi, KR;
Hyun-Chul Sohn, Ichon-shi, KR;
Hynix Semiconductor Inc., Kyoungki-do, KR;
Abstract
Disclosed is a method for fabricating a semiconductor device with a dual gate dielectric structure. The method includes the steps of: sequentially forming a first oxide layer, a nitride layer and a second oxide layer on a substrate provided with a cell region for the NVDRAM and a peripheral circuit region for a logic circuit; forming a mask on the cell region; performing a first wet etching process by using the mask as an etch barrier to remove the second oxide layer formed in the peripheral circuit region; performing a second wet etching process by using the second oxide layer remaining in the cell region as an etch barrier to remove the nitride layer formed in the peripheral circuit region; forming a third oxide layer on the first oxide layer remaining in the peripheral circuit region; and forming a gate electrode on the second oxide layer and the third oxide layer.