The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Apr. 02, 2002

Filed:

May. 25, 2001
Applicant:
Inventors:

Richard G. Cliff, Milpitas, CA (US);

Francis B. Heile, Santa Clara, CA (US);

Joseph Huang, San Jose, CA (US);

Christopher F. Lane, Campbell, CA (US);

Fung Fung Lee, Milpitas, CA (US);

Cameron McClintock, Mountain View, CA (US);

David W. Mendel, Sunnyvale, CA (US);

Ninh D. Ngo, San Jose, CA (US);

Bruce B. Pedersen, San Jose, CA (US);

Srinivas T. Reddy, Fremont, CA (US);

Chiakang Sung, Milpitas, CA (US);

Kerry Veenstra, San Jose, CA (US);

Bonnie I. Wang, Cupertino, CA (US);

Assignee:

Altera Corporation, San Jose, CA (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G06F 7/38 ; H03K 1/9177 ;
U.S. Cl.
CPC ...
G06F 7/38 ; H03K 1/9177 ;
Abstract

A programmable logic array integrated circuit device has a plurality of regions of programmable logic disposed on the device in a two-dimensional array of intersecting rows and columns of regions. The output signals of several regions share a group of drivers for applying region output signals to interconnection conductors that convey signals between regions. This conserves driver resources and increases signal routing flexibility. Various approaches can be used for configuring the interconnection conductors to also conserve interconnection conductor resources. Logic regions may be used to directly drive specific input/output cells, thereby simplifying signal routing to the I/O cells and also possibly simplifying the structure of the I/O cells (e.g., by allowing certain I/O cell functions to be performed in the associated logic region). Region output signal routing flexibility may also be enhanced to facilitate simultaneous performance of combinatorial logic and a separate “lonely register” function in modules of the regions.


Find Patent Forward Citations

Loading…