The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Nov. 10, 1998

Filed:

Jun. 02, 1995
Applicant:
Inventors:

Shuji Ikeda, Koganei, JP;

Satoshi Meguro, Hinode-machi, JP;

Soichiro Hashiba, Hamura-machi, JP;

Isamu Kuramoto, Higashiyamato, JP;

Atsuyoshi Koike, Kokubunji, JP;

Katsuro Sasaki, Fuchuu, JP;

Koichiro Ishibashi, Tokyo, JP;

Toshiaki Yamanaka, Iruma, JP;

Naotaka Hashimoto, Hachioji, JP;

Nobuyuki Moriwaki, Kyoto, JP;

Shigeru Takahashi, Hitachiohta, JP;

Atsushi Hiraishi, Ohme, JP;

Yutaka Kobayashi, Katsuta, JP;

Seigou Yukutake, Hitachi, JP;

Assignee:

Hitachi, Ltd., Tokyo, JP;

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L / ;
U.S. Cl.
CPC ...
257903 ; 257 69 ; 257206 ; 257208 ; 257211 ; 257390 ; 257393 ;
Abstract

Herein disclosed is a semiconductor integrated circuit device comprising a SRAM having its memory cell composed of transfer MISFETs to be controlled through word lines and drive MISFETs. The gate electrodes of the drive MISFETs and the gate electrodes of the transfer MISFETs of the memory cell, and the word lines are individually formed of different conductive layers. The drive MISFETs and the transfer MISFETs are individually arranged to cross each other in the gate length direction. The word lines are extended in the gate length direction of the gate electrodes of the drive MISFETs and caused to cross the gate electrodes of the drive MISFETs partially. The two transfer MISFETs of the memory cell have their individual gate electrodes connected with two respective word lines spaced from each other and extended in an identical direction. The region defined by the two word lines is arranged therein with the two drive MISFETs and the source lines. The source line is formed of a conductive layer identical to that of the word line. The individual data lines of the complementary data line are formed of an identical conductive layer which is different from that of the word line and the source line. The identical conductive layer between the word line and source line and the complementary data line is formed with two word lines: a main word line extended in the first direction identical to that of the word line and source line and used by adopting the divided word line system: and a sub-word line used by adopting the double word line system.


Find Patent Forward Citations

Loading…